Asadi, Farzin2024-07-122024-07-122022Asadi, F. (2022). Reduction of output impedance of buck converter with genetic algorithm. Balkan Journal of Electrical and Computer Engineering, 10(3), s.317-322.2147-284X10.17694/bajece.1096188https://doi.prg/10.17694/bajece.1096188https://hdl.handle.net/20.500.12415/3173This paper introduces a technique to reduce the output impedance in the PWM buck converters with voltage-mode control (VMC) without requiring low Equivalent Series Resistance (ESR) output capacitors. Proposed technique uses the infinity norm (...) to convert the problem into an optimization problem. Obtained optimization problem is solved with the aid of Genetic Algorithm (GA). The proposed technique is applied to a sample buck converter operating in Continuous Conduction Mode (CCM). Simulink simulation is used to test the suggested method. Simulation results showed a considerable decrease in the low frequency region of output impedance. Such a decrease in output impedance is very desired for low voltage high current loads like computer CPU’s.eninfo:eu-repo/semantics/openAccessDC-DC convertersLoad transientsOutput impedance of buck converterState Space Averaging (SSA)Reduction of output İmpedance of buck converter with genetic algorithmArticle3223317111439610